aboutsummaryrefslogtreecommitdiffstats
path: root/gcc-4.9/gcc/testsuite/gcc.target/mips/r10k-cache-barrier-7.c
blob: 3a7a2538eecf624bd769705540fac6342c3af828 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
/* { dg-options "-mr10k-cache-barrier=store -mno-abicalls" } */

void bar1 (void);
void bar2 (void);
void bar3 (void);

NOMIPS16 void
foo (int *x, int sel, int n)
{
  if (sel)
    {
      bar1 ();
      x[0] = 1;
    }
  else
    {
      bar2 ();
      x[1] = 0;
    }
  /* If there is one copy of this code, reached by two unconditional edges,
     then it shouldn't need a third cache barrier.  */
  x[2] = 2;
  while (n--)
    bar3 ();
}

/* { dg-final { scan-assembler-times "\tcache\t" 2 } } */