aboutsummaryrefslogtreecommitdiffstats
path: root/Documentation/powerpc
diff options
context:
space:
mode:
authorAnton Vorontsov <avorontsov@ru.mvista.com>2009-12-08 01:54:35 +0300
committerKumar Gala <galak@kernel.crashing.org>2009-12-09 14:50:40 -0600
commitf93611fac7eed3aa175795fb8e452aa30af33b6a (patch)
tree37b3e9e8e9065ee80aefb02800fe1b88c697cf4b /Documentation/powerpc
parente090aa80321b64c3b793f3b047e31ecf1af9538d (diff)
downloadkernel_samsung_smdk4412-f93611fac7eed3aa175795fb8e452aa30af33b6a.tar.gz
kernel_samsung_smdk4412-f93611fac7eed3aa175795fb8e452aa30af33b6a.tar.bz2
kernel_samsung_smdk4412-f93611fac7eed3aa175795fb8e452aa30af33b6a.zip
powerpc/fsl_pci: Fix P2P bridge handling for MPC83xx PCIe controllers
It appears that we wrongly calculate dev_base for type1 config cycles. The thing is: we shouldn't subtract hose->first_busno because PCI core sets PCI primary, secondary and subordinate bus numbers, and PCIe controller actually takes the registers into account. So we should use just bus->number. Also, according to MPC8315 reference manual, primary bus number should always remain 0. We have PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS quirk in indirect_pci.c, but since 83xx is somewhat special, it doesn't use indirect_pci.c routines, so we have to implement the quirk specifically for 83xx PCIe controllers. Signed-off-by: Anton Vorontsov <avorontsov@ru.mvista.com> Signed-off-by: Kumar Gala <galak@kernel.crashing.org>
Diffstat (limited to 'Documentation/powerpc')
0 files changed, 0 insertions, 0 deletions