1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
|
//******************************************************************************
//*
//* Copyright (C) 2015 The Android Open Source Project
//*
//* Licensed under the Apache License, Version 2.0 (the "License");
//* you may not use this file except in compliance with the License.
//* You may obtain a copy of the License at:
//*
//* http://www.apache.org/licenses/LICENSE-2.0
//*
//* Unless required by applicable law or agreed to in writing, software
//* distributed under the License is distributed on an "AS IS" BASIS,
//* WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
//* See the License for the specific language governing permissions and
//* limitations under the License.
//*
//*****************************************************************************
//* Originally developed and contributed by Ittiam Systems Pvt. Ltd, Bangalore
//*/
///**
//******************************************************************************
//* @file
//* ih264_inter_pred_luma_horz_av8.s
//*
//* @brief
//* Contains function definitions for inter prediction interpolation.
//*
//* @author
//* Ittiam
//*
//* @par List of Functions:
//*
//* - ih264_inter_pred_luma_horz_av8()
//*
//* @remarks
//* None
//*
//*******************************************************************************
//*/
///* All the functions here are replicated from ih264_inter_pred_filters.c
//
///**
///**
//*******************************************************************************
//*
//* @brief
//* Interprediction luma filter for horizontal input
//*
//* @par Description:
//* Applies a 6 tap horizontal filter .The output is clipped to 8 bits
//* sec 8.4.2.2.1 titled "Luma sample interpolation process"
//*
//* @param[in] pu1_src
//* UWORD8 pointer to the source
//*
//* @param[out] pu1_dst
//* UWORD8 pointer to the destination
//*
//* @param[in] src_strd
//* integer source stride
//*
//* @param[in] dst_strd
//* integer destination stride
//*
//* @param[in] ht
//* integer height of the array
//*
//* @param[in] wd
//* integer width of the array
//*
//* @returns
//*
// @remarks
//* None
//*
//*******************************************************************************
//*/
//void ih264_inter_pred_luma_horz (
// UWORD8 *pu1_src,
// UWORD8 *pu1_dst,
// WORD32 src_strd,
// WORD32 dst_strd,
// WORD32 ht,
// WORD32 wd )
//**************Variables Vs Registers*****************************************
// x0 => *pu1_src
// x1 => *pu1_dst
// x2 => src_strd
// x3 => dst_strd
// x4 => ht
// x5 => wd
.text
.p2align 2
.include "ih264_neon_macros.s"
.global ih264_inter_pred_luma_horz_av8
ih264_inter_pred_luma_horz_av8:
// STMFD sp!, {x4-x12, x14} //store register values to stack
push_v_regs
stp x19, x20, [sp, #-16]!
sub x0, x0, #2 //pu1_src-2
sub x14, x4, #16
movi v0.8b, #5 //filter coeff
subs x12, x5, #8 //if wd=8 branch to loop_8
movi v1.8b, #20 //filter coeff
beq loop_8
subs x12, x5, #4 //if wd=4 branch to loop_4
beq loop_4
loop_16: //when wd=16
//// Processing row0 and row1
ld1 {v2.8b, v3.8b, v4.8b}, [x0], x2 //// Load row0
add x14, x14, #1 //for checking loop
ext v31.8b, v2.8b , v3.8b, #5 ////extract a[5] (column1,row0)
ld1 {v5.8b, v6.8b, v7.8b}, [x0], x2 //// Load row1
ext v30.8b, v3.8b , v4.8b, #5 ////extract a[5] (column2,row0)
uaddl v8.8h, v31.8b, v2.8b //// a0 + a5 (column1,row0)
ext v28.8b, v5.8b , v6.8b, #5 ////extract a[5] (column1,row1)
uaddl v10.8h, v30.8b, v3.8b //// a0 + a5 (column2,row0)
ext v27.8b, v6.8b , v7.8b, #5 ////extract a[5] (column2,row1)
uaddl v14.8h, v28.8b, v5.8b //// a0 + a5 (column1,row1)
ext v31.8b, v2.8b , v3.8b, #2 ////extract a[2] (column1,row0)
uaddl v16.8h, v27.8b, v6.8b //// a0 + a5 (column2,row1)
ext v30.8b, v3.8b , v4.8b, #2 ////extract a[2] (column2,row0)
umlal v8.8h, v31.8b, v1.8b //// a0 + a5 + 20a2 (column1,row0)
ext v28.8b, v5.8b , v6.8b, #2 ////extract a[2] (column1,row1)
umlal v10.8h, v30.8b, v1.8b //// a0 + a5 + 20a2 (column2,row0)
ext v27.8b, v6.8b , v7.8b, #2 ////extract a[2] (column2,row1)
umlal v14.8h, v28.8b, v1.8b //// a0 + a5 + 20a2 (column1,row1)
ext v31.8b, v2.8b , v3.8b, #3 ////extract a[3] (column1,row0)
umlal v16.8h, v27.8b, v1.8b //// a0 + a5 + 20a2 (column2,row1)
ext v30.8b, v3.8b , v4.8b, #3 ////extract a[3] (column2,row0)
umlal v8.8h, v31.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row0)
ext v28.8b, v5.8b , v6.8b, #3 ////extract a[3] (column1,row1)
umlal v10.8h, v30.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column2,row0)
ext v27.8b, v6.8b , v7.8b, #3 ////extract a[3] (column2,row1)
umlal v14.8h, v28.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row1)
ext v31.8b, v2.8b , v3.8b, #1 ////extract a[1] (column1,row0)
umlal v16.8h, v27.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column2,row1)
ext v30.8b, v3.8b , v4.8b, #1 ////extract a[1] (column2,row0)
umlsl v8.8h, v31.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row0)
ext v28.8b, v5.8b , v6.8b, #1 ////extract a[1] (column1,row1)
umlsl v10.8h, v30.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column2,row0)
ext v27.8b, v6.8b , v7.8b, #1 ////extract a[1] (column2,row1)
umlsl v14.8h, v28.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row1)
ext v31.8b, v2.8b , v3.8b, #4 ////extract a[4] (column1,row0)
umlsl v16.8h, v27.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column2,row1)
ext v30.8b, v3.8b , v4.8b, #4 ////extract a[4] (column2,row0)
umlsl v8.8h, v31.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row0)
ext v28.8b, v5.8b , v6.8b, #4 ////extract a[4] (column1,row1)
umlsl v10.8h, v30.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column2,row0)
ext v27.8b, v6.8b , v7.8b, #4 ////extract a[4] (column2,row1)
umlsl v14.8h, v28.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row1)
ld1 {v2.8b, v3.8b, v4.8b}, [x0], x2 //// Load row2
umlsl v16.8h, v27.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column2,row1)
sqrshrun v20.8b, v8.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row0)
ld1 {v5.8b, v6.8b, v7.8b}, [x0], x2 //// Load row3
sqrshrun v21.8b, v10.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column2,row0)
ext v31.8b, v2.8b , v3.8b, #5 ////extract a[5] (column1,row2)
st1 {v20.8b, v21.8b}, [x1], x3 ////Store dest row0
sqrshrun v23.8b, v14.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row1)
ext v30.8b, v3.8b , v4.8b, #5 ////extract a[5] (column2,row2)
sqrshrun v24.8b, v16.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column2,row1)
//// Processing row2 and row3
ext v28.8b, v5.8b , v6.8b, #5 ////extract a[5] (column1,row3)
uaddl v8.8h, v31.8b, v2.8b //// a0 + a5 (column1,row2)
st1 {v23.8b, v24.8b}, [x1], x3 ////Store dest row1
uaddl v10.8h, v30.8b, v3.8b //// a0 + a5 (column2,row2)
ext v27.8b, v6.8b , v7.8b, #5 ////extract a[5] (column2,row3)
uaddl v14.8h, v28.8b, v5.8b //// a0 + a5 (column1,row3)
ext v31.8b, v2.8b , v3.8b, #2 ////extract a[2] (column1,row2)
uaddl v16.8h, v27.8b, v6.8b //// a0 + a5 (column2,row3)
ext v30.8b, v3.8b , v4.8b, #2 ////extract a[2] (column2,row2)
umlal v8.8h, v31.8b, v1.8b //// a0 + a5 + 20a2 (column1,row2)
ext v27.8b, v6.8b , v7.8b, #2 ////extract a[2] (column2,row3)
umlal v10.8h, v30.8b, v1.8b //// a0 + a5 + 20a2 (column2,row2)
ext v28.8b, v5.8b , v6.8b, #2 ////extract a[2] (column1,row3)
umlal v14.8h, v28.8b, v1.8b //// a0 + a5 + 20a2 (column1,row3)
ext v31.8b, v2.8b , v3.8b, #3 ////extract a[3] (column1,row2)
umlal v16.8h, v27.8b, v1.8b //// a0 + a5 + 20a2 (column2,row3)
ext v30.8b, v3.8b , v4.8b, #3 ////extract a[3] (column2,row2)
umlal v8.8h, v31.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row2)
ext v28.8b, v5.8b , v6.8b, #3 ////extract a[3] (column1,row3)
umlal v10.8h, v30.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column2,row2)
ext v27.8b, v6.8b , v7.8b, #3 ////extract a[3] (column2,row3)
umlal v14.8h, v28.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row3)
ext v31.8b, v2.8b , v3.8b, #1 ////extract a[1] (column1,row2)
umlal v16.8h, v27.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column2,row3)
ext v30.8b, v3.8b , v4.8b, #1 ////extract a[1] (column2,row2)
umlsl v8.8h, v31.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row2)
ext v28.8b, v5.8b , v6.8b, #1 ////extract a[1] (column1,row3)
umlsl v10.8h, v30.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column2,row2)
ext v27.8b, v6.8b , v7.8b, #1 ////extract a[1] (column2,row3)
umlsl v14.8h, v28.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row3)
ext v31.8b, v2.8b , v3.8b, #4 ////extract a[4] (column1,row2)
umlsl v16.8h, v27.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column2,row3)
ext v30.8b, v3.8b , v4.8b, #4 ////extract a[4] (column2,row2)
umlsl v8.8h, v31.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row2)
ext v28.8b, v5.8b , v6.8b, #4 ////extract a[4] (column1,row3)
umlsl v10.8h, v30.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column2,row2)
ext v27.8b, v6.8b , v7.8b, #4 ////extract a[4] (column2,row3)
umlsl v14.8h, v28.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row3)
ld1 {v2.8b, v3.8b, v4.8b}, [x0], x2 //// Load row4
umlsl v16.8h, v27.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column2,row3)
sqrshrun v20.8b, v8.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row2)
ld1 {v5.8b, v6.8b, v7.8b}, [x0], x2 //// Load row5
sqrshrun v21.8b, v10.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column2,row2)
ext v31.8b, v2.8b , v3.8b, #5 ////extract a[5] (column1,row4)
st1 {v20.8b, v21.8b}, [x1], x3 ////Store dest row2
sqrshrun v23.8b, v14.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row3)
ext v30.8b, v3.8b , v4.8b, #5 ////extract a[5] (column2,row4)
sqrshrun v24.8b, v16.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column2,row3)
//// Processing row4 and row5
ext v28.8b, v5.8b , v6.8b, #5 ////extract a[5] (column1,row5)
uaddl v8.8h, v31.8b, v2.8b //// a0 + a5 (column1,row4)
st1 {v23.8b, v24.8b}, [x1], x3 ////Store dest row3
uaddl v10.8h, v30.8b, v3.8b //// a0 + a5 (column2,row4)
ext v27.8b, v6.8b , v7.8b, #5 ////extract a[5] (column2,row5)
uaddl v14.8h, v28.8b, v5.8b //// a0 + a5 (column1,row5)
ext v31.8b, v2.8b , v3.8b, #2 ////extract a[2] (column1,row4)
uaddl v16.8h, v27.8b, v6.8b //// a0 + a5 (column2,row5)
ext v30.8b, v3.8b , v4.8b, #2 ////extract a[2] (column2,row4)
umlal v8.8h, v31.8b, v1.8b //// a0 + a5 + 20a2 (column1,row4)
ext v27.8b, v6.8b , v7.8b, #2 ////extract a[2] (column2,row5)
umlal v10.8h, v30.8b, v1.8b //// a0 + a5 + 20a2 (column2,row4)
ext v28.8b, v5.8b , v6.8b, #2 ////extract a[2] (column1,row5)
umlal v14.8h, v28.8b, v1.8b //// a0 + a5 + 20a2 (column1,row5)
ext v31.8b, v2.8b , v3.8b, #3 ////extract a[3] (column1,row4)
umlal v16.8h, v27.8b, v1.8b //// a0 + a5 + 20a2 (column2,row5)
ext v30.8b, v3.8b , v4.8b, #3 ////extract a[3] (column2,row4)
umlal v8.8h, v31.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row4)
ext v28.8b, v5.8b , v6.8b, #3 ////extract a[3] (column1,row5)
umlal v10.8h, v30.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column2,row4)
ext v27.8b, v6.8b , v7.8b, #3 ////extract a[3] (column2,row5)
umlal v14.8h, v28.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row5)
ext v31.8b, v2.8b , v3.8b, #1 ////extract a[1] (column1,row4)
umlal v16.8h, v27.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column2,row5)
ext v30.8b, v3.8b , v4.8b, #1 ////extract a[1] (column2,row4)
umlsl v8.8h, v31.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row4)
ext v28.8b, v5.8b , v6.8b, #1 ////extract a[1] (column1,row5)
umlsl v10.8h, v30.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column2,row4)
ext v27.8b, v6.8b , v7.8b, #1 ////extract a[1] (column2,row5)
umlsl v14.8h, v28.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row4)
ext v31.8b, v2.8b , v3.8b, #4 ////extract a[4] (column1,row4)
umlsl v16.8h, v27.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column2,row5)
ext v30.8b, v3.8b , v4.8b, #4 ////extract a[4] (column2,row4)
umlsl v8.8h, v31.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row4)
ext v28.8b, v5.8b , v6.8b, #4 ////extract a[4] (column1,row5)
umlsl v10.8h, v30.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column2,row4)
ext v27.8b, v6.8b , v7.8b, #4 ////extract a[4] (column2,row5)
umlsl v14.8h, v28.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row5)
ld1 {v2.8b, v3.8b, v4.8b}, [x0], x2 //// Load row6
umlsl v16.8h, v27.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column2,row5)
sqrshrun v20.8b, v8.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row4)
ld1 {v5.8b, v6.8b, v7.8b}, [x0], x2 //// Load row7
sqrshrun v21.8b, v10.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column2,row4)
ext v31.8b, v2.8b , v3.8b, #5 ////extract a[5] (column1,row6)
st1 {v20.8b, v21.8b}, [x1], x3 ////Store dest row2
sqrshrun v23.8b, v14.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row5)
ext v30.8b, v3.8b , v4.8b, #5 ////extract a[5] (column2,row6)
sqrshrun v24.8b, v16.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column2,row5)
//// Processing row6 and row7
ext v28.8b, v5.8b , v6.8b, #5 ////extract a[5] (column1,row7)
uaddl v8.8h, v31.8b, v2.8b //// a0 + a5 (column1,row6)
st1 {v23.8b, v24.8b}, [x1], x3 ////Store dest row5
uaddl v10.8h, v30.8b, v3.8b //// a0 + a5 (column2,row6)
ext v27.8b, v6.8b , v7.8b, #5 ////extract a[5] (column2,row7)
uaddl v14.8h, v28.8b, v5.8b //// a0 + a5 (column1,row7)
ext v31.8b, v2.8b , v3.8b, #2 ////extract a[2] (column1,row6)
uaddl v16.8h, v27.8b, v6.8b //// a0 + a5 (column2,row7)
ext v30.8b, v3.8b , v4.8b, #2 ////extract a[2] (column2,row6)
umlal v8.8h, v31.8b, v1.8b //// a0 + a5 + 20a2 (column1,row6)
ext v27.8b, v6.8b , v7.8b, #2 ////extract a[2] (column2,row7)
umlal v10.8h, v30.8b, v1.8b //// a0 + a5 + 20a2 (column2,row6)
ext v28.8b, v5.8b , v6.8b, #2 ////extract a[2] (column1,row7)
umlal v14.8h, v28.8b, v1.8b //// a0 + a5 + 20a2 (column1,row7)
ext v31.8b, v2.8b , v3.8b, #3 ////extract a[3] (column1,row6)
umlal v16.8h, v27.8b, v1.8b //// a0 + a5 + 20a2 (column2,row7)
ext v30.8b, v3.8b , v4.8b, #3 ////extract a[3] (column2,row6)
umlal v8.8h, v31.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row6)
ext v28.8b, v5.8b , v6.8b, #3 ////extract a[3] (column1,row7)
umlal v10.8h, v30.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column2,row6)
ext v27.8b, v6.8b , v7.8b, #3 ////extract a[3] (column2,row7)
umlal v14.8h, v28.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row7)
ext v31.8b, v2.8b , v3.8b, #1 ////extract a[1] (column1,row6)
umlal v16.8h, v27.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column2,row7)
ext v30.8b, v3.8b , v4.8b, #1 ////extract a[1] (column2,row6)
umlsl v8.8h, v31.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row6)
ext v28.8b, v5.8b , v6.8b, #1 ////extract a[1] (column1,row7)
umlsl v10.8h, v30.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column2,row6)
ext v27.8b, v6.8b , v7.8b, #1 ////extract a[1] (column2,row7)
umlsl v14.8h, v28.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row6)
ext v31.8b, v2.8b , v3.8b, #4 ////extract a[4] (column1,row6)
umlsl v16.8h, v27.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column2,row7)
ext v30.8b, v3.8b , v4.8b, #4 ////extract a[4] (column2,row6)
umlsl v8.8h, v31.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row6)
ext v28.8b, v5.8b , v6.8b, #4 ////extract a[4] (column1,row7)
umlsl v10.8h, v30.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column2,row6)
ext v27.8b, v6.8b , v7.8b, #4 ////extract a[4] (column2,row6)
sqrshrun v20.8b, v8.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row6)
umlsl v14.8h, v28.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row7)
sqrshrun v21.8b, v10.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column2,row6)
umlsl v16.8h, v27.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column2,row7)
sqrshrun v23.8b, v14.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row7)
st1 {v20.8b, v21.8b}, [x1], x3 ////Store dest row6
sqrshrun v24.8b, v16.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column2,row7)
subs x12, x14, #1 // if height==16 - looping
st1 {v23.8b, v24.8b}, [x1], x3 ////Store dest row7
beq loop_16
b end_func
loop_8:
//// Processing row0 and row1
ld1 {v5.8b, v6.8b}, [x0], x2 //// Load row1
add x14, x14, #1 //for checking loop
ext v28.8b, v5.8b , v6.8b, #5 ////extract a[5] (column1,row1)
ld1 {v2.8b, v3.8b}, [x0], x2 //// Load row0
ext v25.8b, v5.8b , v6.8b, #2 ////extract a[2] (column1,row1)
ext v31.8b, v2.8b , v3.8b, #5 ////extract a[5] (column1,row0)
ext v24.8b, v5.8b , v6.8b, #3 ////extract a[3] (column1,row1)
ext v23.8b, v5.8b , v6.8b, #1 ////extract a[1] (column1,row1)
ext v22.8b, v5.8b , v6.8b, #4 ////extract a[4] (column1,row1)
uaddl v14.8h, v28.8b, v5.8b //// a0 + a5 (column1,row1)
ext v29.8b, v2.8b , v3.8b, #3 ////extract a[3] (column1,row0)
umlal v14.8h, v25.8b, v1.8b //// a0 + a5 + 20a2 (column1,row1)
umlal v14.8h, v24.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row1)
umlsl v14.8h, v23.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row1)
umlsl v14.8h, v22.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row1)
ext v30.8b, v2.8b , v3.8b, #2 ////extract a[2] (column1,row0)
uaddl v8.8h, v31.8b, v2.8b //// a0 + a5 (column1,row0)
ext v27.8b, v2.8b , v3.8b, #1 ////extract a[1] (column1,row0)
ext v26.8b, v2.8b , v3.8b, #4 ////extract a[4] (column1,row0)
ld1 {v2.8b, v3.8b}, [x0], x2 //// Load row2
umlal v8.8h, v29.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row0)
umlal v8.8h, v30.8b, v1.8b //// a0 + a5 + 20a2 (column1,row0)
umlsl v8.8h, v27.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row0)
umlsl v8.8h, v26.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row0)
ld1 {v5.8b, v6.8b}, [x0], x2 //// Load row3
sqrshrun v23.8b, v14.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row0)
//// Processing row2 and row3
ext v28.8b, v5.8b , v6.8b, #5 ////extract a[5] (column1,row3)
ext v25.8b, v5.8b , v6.8b, #2 ////extract a[2] (column1,row3)
ext v31.8b, v2.8b , v3.8b, #5 ////extract a[5] (column1,row2)
uaddl v14.8h, v28.8b, v5.8b //// a0 + a5 (column1,row3)
st1 {v23.8b}, [x1], x3 ////Store dest row0
ext v24.8b, v5.8b , v6.8b, #3 ////extract a[3] (column1,row2)
ext v23.8b, v5.8b , v6.8b, #1 ////extract a[1] (column1,row3)
sqrshrun v20.8b, v8.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row1)
ext v22.8b, v5.8b , v6.8b, #4 ////extract a[4] (column1,row3)
ext v29.8b, v2.8b , v3.8b, #3 ////extract a[3] (column1,row2)
umlal v14.8h, v25.8b, v1.8b //// a0 + a5 + 20a2 (column1,row3)
umlal v14.8h, v24.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row3)
umlsl v14.8h, v23.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row3)
umlsl v14.8h, v22.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row3)
st1 {v20.8b}, [x1], x3 ////Store dest row1
uaddl v8.8h, v31.8b, v2.8b //// a0 + a5 (column1,row2)
ext v30.8b, v2.8b , v3.8b, #2 ////extract a[2] (column1,row2)
ext v27.8b, v2.8b , v3.8b, #1 ////extract a[1] (column1,row2)
ext v26.8b, v2.8b , v3.8b, #4 ////extract a[4] (column1,row2)
ld1 {v2.8b, v3.8b}, [x0], x2 //// Load row4
umlal v8.8h, v29.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row2)
umlal v8.8h, v30.8b, v1.8b //// a0 + a5 + 20a2 (column1,row2)
umlsl v8.8h, v27.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row2)
umlsl v8.8h, v26.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row2)
ld1 {v5.8b, v6.8b}, [x0], x2 //// Load row3
subs x9, x4, #4
sqrshrun v23.8b, v14.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row3)
ext v28.8b, v5.8b , v6.8b, #5 ////extract a[5] (column1,row5)
ext v25.8b, v5.8b , v6.8b, #2 ////extract a[2] (column1,row5)
ext v31.8b, v2.8b , v3.8b, #5 ////extract a[5] (column1,row4)
uaddl v14.8h, v28.8b, v5.8b //// a0 + a5 (column1,row5)
ext v24.8b, v5.8b , v6.8b, #3 ////extract a[3] (column1,row5)
sqrshrun v20.8b, v8.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row2)
ext v22.8b, v5.8b , v6.8b, #4 ////extract a[4] (column1,row5)
ext v29.8b, v2.8b , v3.8b, #3 ////extract a[3] (column1,row4)
st1 {v20.8b}, [x1], x3 ////Store dest row2
ext v30.8b, v2.8b , v3.8b, #2 ////extract a[2] (column1,row4)
uaddl v8.8h, v31.8b, v2.8b //// a0 + a5 (column1,row4)
st1 {v23.8b}, [x1], x3 ////Store dest row3
beq end_func // Branch if height==4
//// Processing row4 and row5
ext v23.8b, v5.8b , v6.8b, #1 ////extract a[1] (column1,row5)
umlal v14.8h, v25.8b, v1.8b //// a0 + a5 + 20a2 (column1,row5)
umlal v14.8h, v24.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row5)
umlsl v14.8h, v23.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row5)
umlsl v14.8h, v22.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row5)
ext v27.8b, v2.8b , v3.8b, #1 ////extract a[1] (column1,row4)
ext v26.8b, v2.8b , v3.8b, #4 ////extract a[4] (column1,row4)
ld1 {v2.8b, v3.8b}, [x0], x2 //// Load row6
umlal v8.8h, v29.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row4)
umlal v8.8h, v30.8b, v1.8b //// a0 + a5 + 20a2 (column1,row4)
umlsl v8.8h, v27.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row4)
umlsl v8.8h, v26.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row4)
sqrshrun v23.8b, v14.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row5)
ld1 {v5.8b, v6.8b}, [x0], x2 //// Load row7
ext v31.8b, v2.8b , v3.8b, #5 ////extract a[5] (column1,row6)
ext v28.8b, v5.8b , v6.8b, #5 ////extract a[5] (column1,row7)
ext v25.8b, v5.8b , v6.8b, #2 ////extract a[2] (column1,row7)
uaddl v14.8h, v28.8b, v5.8b //// a0 + a5 (column1,row7)
ext v24.8b, v5.8b , v6.8b, #3 ////extract a[3] (column1,row7)
ext v22.8b, v5.8b , v6.8b, #4 ////extract a[4] (column1,row7)
sqrshrun v20.8b, v8.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row4)
ext v29.8b, v2.8b , v3.8b, #3 ////extract a[3] (column1,row6)
ext v30.8b, v2.8b , v3.8b, #2 ////extract a[2] (column1,row6)
st1 {v20.8b}, [x1], x3 ////Store dest row4
ext v27.8b, v2.8b , v3.8b, #1 ////extract a[1] (column1,row6)
uaddl v8.8h, v31.8b, v2.8b //// a0 + a5 (column1,row6)
ext v26.8b, v2.8b , v3.8b, #4 ////extract a[4] (column1,row6)
umlal v8.8h, v29.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row6)
umlal v8.8h, v30.8b, v1.8b //// a0 + a5 + 20a2 (column1,row6)
umlsl v8.8h, v27.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row6)
umlsl v8.8h, v26.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row6)
//// Processing row6 and row7
st1 {v23.8b}, [x1], x3 ////Store dest row5
ext v23.8b, v5.8b , v6.8b, #1 ////extract a[1] (column1,row7)
umlal v14.8h, v25.8b, v1.8b //// a0 + a5 + 20a2 (column1,row7)
umlal v14.8h, v24.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row7)
umlsl v14.8h, v23.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row7)
umlsl v14.8h, v22.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row7)
sqrshrun v20.8b, v8.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row6)
subs x12, x14, #1
st1 {v20.8b}, [x1], x3 ////Store dest row6
sqrshrun v23.8b, v14.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row7)
st1 {v23.8b}, [x1], x3 ////Store dest row7
beq loop_8 //looping if height ==16
b end_func
loop_4:
ld1 {v5.8b, v6.8b}, [x0], x2 //// Load row1
ext v28.8b, v5.8b , v6.8b, #5 ////extract a[5] (column1,row1)
ld1 {v2.8b, v3.8b}, [x0], x2 //// Load row0
ext v25.8b, v5.8b , v6.8b, #2 ////extract a[2] (column1,row1)
ext v31.8b, v2.8b , v3.8b, #5 ////extract a[5] (column1,row0)
uaddl v14.8h, v28.8b, v5.8b //// a0 + a5 (column1,row1)
ext v24.8b, v5.8b , v6.8b, #3 ////extract a[3] (column1,row1)
ext v23.8b, v5.8b , v6.8b, #1 ////extract a[1] (column1,row1)
ext v22.8b, v5.8b , v6.8b, #4 ////extract a[4] (column1,row1)
ext v29.8b, v2.8b , v3.8b, #3 ////extract a[3] (column1,row0)
umlal v14.8h, v25.8b, v1.8b //// a0 + a5 + 20a2 (column1,row1)
umlal v14.8h, v24.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row1)
umlsl v14.8h, v23.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row1)
umlsl v14.8h, v22.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row1)
uaddl v8.8h, v31.8b, v2.8b //// a0 + a5 (column1,row0)
ext v30.8b, v2.8b , v3.8b, #2 ////extract a[2] (column1,row0)
ext v27.8b, v2.8b , v3.8b, #1 ////extract a[1] (column1,row0)
ext v26.8b, v2.8b , v3.8b, #4 ////extract a[4] (column1,row0)
ld1 {v2.8b, v3.8b}, [x0], x2 //// Load row2
umlal v8.8h, v29.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row0)
umlal v8.8h, v30.8b, v1.8b //// a0 + a5 + 20a2 (column1,row0)
umlsl v8.8h, v27.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row0)
umlsl v8.8h, v26.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row0)
ld1 {v5.8b, v6.8b}, [x0], x2 //// Load row3
ext v28.8b, v5.8b , v6.8b, #5 ////extract a[5] (column1,row3)
ext v25.8b, v5.8b , v6.8b, #2 ////extract a[2] (column1,row3)
sqrshrun v23.8b, v14.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row0)
ext v31.8b, v2.8b , v3.8b, #5 ////extract a[5] (column1,row2)
ext v24.8b, v5.8b , v6.8b, #3 ////extract a[3] (column1,row2)
st1 {v23.s}[0], [x1], x3 ////Store dest row0
ext v23.8b, v5.8b , v6.8b, #1 ////extract a[1] (column1,row3)
ext v22.8b, v5.8b , v6.8b, #4 ////extract a[4] (column1,row3)
ext v29.8b, v2.8b , v3.8b, #3 ////extract a[3] (column1,row2)
sqrshrun v20.8b, v8.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row1)
ext v30.8b, v2.8b , v3.8b, #2 ////extract a[2] (column1,row2)
ext v27.8b, v2.8b , v3.8b, #1 ////extract a[1] (column1,row2)
//// Processing row2 and row3
st1 {v20.s}[0], [x1], x3 ////Store dest row1
uaddl v14.8h, v28.8b, v5.8b //// a0 + a5 (column1,row3)
ext v26.8b, v2.8b , v3.8b, #4 ////extract a[4] (column1,row2)
umlal v14.8h, v25.8b, v1.8b //// a0 + a5 + 20a2 (column1,row3)
umlal v14.8h, v24.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row3)
umlsl v14.8h, v23.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row3)
umlsl v14.8h, v22.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row3)
uaddl v8.8h, v31.8b, v2.8b //// a0 + a5 (column1,row2)
umlal v8.8h, v29.8b, v1.8b //// a0 + a5 + 20a2 + 20a3 (column1,row2)
umlal v8.8h, v30.8b, v1.8b //// a0 + a5 + 20a2 (column1,row2)
umlsl v8.8h, v27.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 (column1,row2)
umlsl v8.8h, v26.8b, v0.8b //// a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 (column1,row2)
sqrshrun v23.8b, v14.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row3)
sqrshrun v20.8b, v8.8h, #5 //// (a0 + a5 + 20a2 + 20a3 - 5a1 - 5a4 + 16) >> 5 (column1,row2)
st1 {v20.s}[0], [x1], x3 ////Store dest row2
subs x4, x4, #8 // Loop if height =8
st1 {v23.s}[0], [x1], x3 ////Store dest row3
beq loop_4
end_func:
// LDMFD sp!,{x4-x12,PC} //Restoring registers from stack
ldp x19, x20, [sp], #16
pop_v_regs
ret
|